首页>PDI1394P23BD>规格书详情

PDI1394P23BD中文资料PDF规格书

PDI1394P23BD
厂商型号

PDI1394P23BD

功能描述

2-port/1-port 400 Mbps physical layer interface

文件大小

233.26 Kbytes

页面数量

42

生产厂商 ROYAL PHILIPS
企业简称

Philips飞利浦

中文名称

荷兰皇家飞利浦官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-5-19 16:50:00

PDI1394P23BD规格书详情

DESCRIPTION

The PDI1394P23 provides the digital and analog transceiver functions needed to implement a two/one port node in a cable-based IEEE 1394–1995 and/or 1394a–2000 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P23 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L40, or PDI1394L41.

FEATURES

• Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a–2000 Standard.1

• Fully interoperable with Firewire and i.LINK implementations of the IEEE 1394 Standard.2

• Full P1394a support includes:

– Connection debounce

– Arbitrated short reset

– Multispeed concatenation

– Arbitration acceleration

– Fly-by concatenation

– Port disable/suspend/resume

• Provides two 1394a fully-compliant cable ports at 100/200/400 Mbps.

• Fully compliant with Open HCI requirements

• Interface to link-layer controller supports both low-cost bus-holder isolation and optional Annex J electrical isolation

• Supports extended bias-handshake time for enhanced interoperability with camcorders

• Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz

• Register bits give software control of contender bit, power class bits, link active bit, and 1394a features

• Cable ports monitor line conditions for active connection to remote node.

• Separate cable bias (TPBIAS) for each port

• Logic performs system initialization and arbitration functions

• Encode and decode functions included for data-strobe bit level encoding

• Incoming data resynchronized to local clock

• Single 3.3 volt supply operation

• Minimum VDD of 2.7 V for end-of-wire power-consuming devices

• Interoperable with link-layer controllers using 3.3 V and 5 V supplies

• Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies

• Node power class information signaling for system power management

• Cable power presence monitoring

• Power down features to conserve energy in battery-powered applications include:

– Automatic device power down during suspend

– Device power down terminal

– Link interface disable via LPS

– Inactive ports powered-down

• While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port

• Can be used as a one port PHY without the use of any extra external components

• Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbps, and link-layer controller clock at 49.152 MHz

• Does not require external filter capacitors for PLL

• LQFP package is function and pin compatible with the Texas Instruments TSB41LV02AE and TSB41AB2E 400 Mbps PHYs.

产品属性

  • 型号:

    PDI1394P23BD

  • 功能描述:

    IC IEEE 1394 LINK CTRLR 64LQFP

  • RoHS:

  • 类别:

    集成电路(IC) >> 接口 - 专用

  • 系列:

    -

  • 标准包装:

    3,000

  • 应用:

    PDA,便携式音频/视频,智能电话

  • 接口:

    I²C,2 线串口

  • 电源电压:

    1.65 V ~ 3.6 V

  • 封装/外壳:

    24-WQFN 裸露焊盘

  • 供应商设备封装:

    24-QFN 裸露焊盘(4x4)

  • 包装:

    带卷(TR)

  • 安装类型:

    表面贴装

  • 产品目录页面:

    1015(CN2011-ZH PDF)

  • 其它名称:

    296-25223-2

供应商 型号 品牌 批号 封装 库存 备注 价格
PHILIPS
22+23+
QFP64
44597
绝对原装正品全新进口深圳现货
询价
PHILIPS
22+
TQFP
3000
原装正品,支持实单
询价
PHI
23+
QFP
4500
全新原装、诚信经营、公司现货销售!
询价
PHI
20+
TQFP
500
样品可出,优势库存欢迎实单
询价
PHI
TQFP
13500
16余年资质 绝对原盒原盘 更多数量
询价
PHI
TQFP
6439
集团化配单-有更多数量-免费送样-原包装正品现货-正规
询价
PHILIPS/飞利浦
22+
QFP64
9000
原装正品
询价
PHILIPS
23+
TQFP64
5000
原装现货,优势热卖
询价
PHI
21+
TQFP
12588
原装正品,自己库存 假一罚十
询价
NXP
23+
TQFP64
5000
原装正品,假一罚十
询价