首页>PDI1394P21>规格书详情

PDI1394P21中文资料PDF规格书

PDI1394P21
厂商型号

PDI1394P21

功能描述

3-port physical layer interface

文件大小

148.36 Kbytes

页面数量

28

生产厂商 ROYAL PHILIPS
企业简称

Philips飞利浦

中文名称

荷兰皇家飞利浦官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-10 16:38:00

PDI1394P21规格书详情

DESCRIPTION

The PDI1394P21 provides the digital and analog transceiver functions needed to implement a three port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P21 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L11 or PDI1394L21.

FEATURES

• Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a supplement (Version 2.0)1

• Full P1394a support includes:

– Connection debounce

– Arbitrated short reset

– Multispeed concatenation

– Arbitration acceleration

– Fly-by concatenation

– Port disable/suspend/resume

• Provides three 1394a fully-compliant cable ports at 100/200/400 Megabits per second (Mbits/s)

• Fully compliant with Open HCI requirements

• Cable ports monitor line conditions for active connection to remote node.

• Power down features to conserve energy in battery-powered applications include:

– Automatic device power down during suspend

– Device power down terminal

– Link interface disable via LPS

– Inactive ports powered-down

• Logic performs system initialization and arbitration functions

• Encode and decode functions included for data-strobe bit level encoding

• Incoming data resynchronized to local clock

• Single 3.3 volt supply operation

• Minimum VDD of 2.7 V for end-of-wire power-consuming devices

• While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port

• Supports extended bias-handshake time for enhanced interoperability with camcorders

• Interface to link-layer controller supports low-cost bus-holder isolation and optional Annex J electrical isolation

• Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz

• Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbits/s, and link-layer controller clock at 49.152 MHz

• Does not require external filter capacitors for PLL

• Interoperable with link-layer controllers using 3.3 V and 5 V supplies

• Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies

• Node power class information signaling for system power management

• Cable power presence monitoring

• Separate cable bias (TPBIAS) for each port

• Register bits give software control of contender bit, power class bits, link active bit, and 1394a features

• Fully interoperable with FireWire implementation of IEEE Std 1394

• Function and pin compatible with the Texas Instruments 400 Mbps Phy TSB41LV03

产品属性

  • 型号:

    PDI1394P21

  • 制造商:

    PHILIPS

  • 制造商全称:

    NXP Semiconductors

  • 功能描述:

    3-port physical layer interface

供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
23+
QFP
4500
全新原装、诚信经营、公司现货销售!
询价
PHILIP
23+
TQFP
5500
现货,全新原装
询价
PHILIPS/飞利浦
22+
QFP64
9000
原装正品
询价
PHILIPS
23+
TQFP64
5000
原装现货,优势热卖
询价
PHI
21+
TQFP
12588
原装正品,自己库存 假一罚十
询价
NXP
23+
TQFP64
5000
原装正品,假一罚十
询价
PHILIPS
23+
TQFP
8230
全新原装真实库存含13点增值税票!
询价
PHI
00+
QFP
80
询价
PHILIPS
2020+
QFP
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
PHILIPS
16+
TQFP
815
进口原装现货/价格优势!
询价