首页>SN74LVTH273DBR.B>规格书详情
SN74LVTH273DBR.B中文资料德州仪器数据手册PDF规格书
SN74LVTH273DBR.B规格书详情
Support Mixed-Mode Signal Operation
(5-V Input and Output Voltages With
3.3-V VCC)
Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
Support Unregulated Battery Operation
Down To 2.7 V
Buffered Clock and Direct-Clear Inputs
Individual Data Input to Each Flip-Flop
Ioff Supports Partial-Power-Down-Mode
Operation
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
description/ordering information
These octal D-type flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the
capability to provide a TTL interface to a 5-V system environment.
The ’LVTH273 devices are positive-edge-triggered flip-flops with a direct-clear input. Information at the data (D)
inputs meeting the setup-time requirements is transferred to the Q outputs on the positive-going
edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the
transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the
D-input signal has no effect at the output.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
3804 |
原厂直销,现货供应,账期支持! |
询价 | ||
TI/德州仪器 |
25+ |
SOP-20 |
30000 |
代理原装现货,价格优势 |
询价 | ||
SN74LVTH273DW |
25+ |
5422 |
5422 |
询价 | |||
TI |
21+ |
SOP7.2 |
1275 |
询价 | |||
TI |
25+ |
SOP-20 |
62 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
TI |
17+ |
SOIC20 |
9800 |
只做全新进口原装,现货库存 |
询价 | ||
TI |
25+ |
SOP7.2 |
2568 |
原装优势!绝对公司现货 |
询价 | ||
TI(德州仪器) |
24+ |
SOP20300mil |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI |
25+23+ |
SOP7.2 |
11435 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI |
24+ |
SOIC |
6000 |
进口原装正品假一赔十,货期7-10天 |
询价 |


