首页>SN74GTL16616DLR>规格书详情
SN74GTL16616DLR集成电路(IC)的通用总线功能规格书PDF中文资料

| 厂商型号 |
SN74GTL16616DLR |
| 参数属性 | SN74GTL16616DLR 封装/外壳为56-BSSOP(0.295",7.50mm 宽);包装为管件;类别为集成电路(IC)的通用总线功能;产品描述:IC UNIV BUS TXRX 17BIT 56SSOP |
| 功能描述 | 17-BIT LVTTL-TO-GTL/GTL UNIVERSAL BUS TRANSCEIVER WITH BUFFERED CLOCK OUTPUTS |
| 丝印标识 | |
| 封装外壳 | SSOP / 56-BSSOP(0.295",7.50mm 宽) |
| 文件大小 |
762.64 Kbytes |
| 页面数量 |
15 页 |
| 生产厂商 | TI |
| 中文名称 | 德州仪器 |
| 网址 | |
| 数据手册 | |
| 更新时间 | 2025-11-2 18:31:00 |
| 人工找货 | SN74GTL16616DLR价格和库存,欢迎联系客服免费人工找货 |
SN74GTL16616DLR规格书详情
SN74GTL16616DLR属于集成电路(IC)的通用总线功能。由德州仪器制造生产的SN74GTL16616DLR通用总线功能通用总线功能系列产品是元件级产品,用于处理或操作一系列(通常为 8 个或更多)并行逻辑信号(称为总线)。所执行的功能包括临时存储要发送或接收的数据,执行缓冲以允许输出电流容量有限的器件(例如微处理器)通过远距离互连高速传输数据,以及调换或移动总线内的位顺序等。
FEATURES
· Member of the Texas Instruments Widebus™
Family
· UBT™ Transceiver Combines D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, Clocked, or
Clock-Enabled Modes
· OEC™ Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· GTL Buffered CLKAB Signal (CLKOUT)
· Translates Between GTL/GTL+ Signal Levels
and LVTTL Logic Levels
· Supports Mixed-Mode (3.3 V and 5 V) Signal
Operation on A-Port and Control Inputs
· Equivalent to '16601 Function
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors on
A Port
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
DESCRIPTION/ORDERING INFORMATION
The SN74GTL16616 is a 17-bit UBT™ transceiver that provides LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL
signal-level translation. Combined D-type flip-flops and D-type latches allow for transparent, latched, clocked,
and clocked-enabled modes of data transfer identical to the '16601 function. Additionally, this device provides for
a copy of CLKAB at GTL/GTL+ signal levels (CLKOUT) and conversion of a GTL/GTL+ clock to LVTTL logic
levels (CLKIN). This device provides an interface between cards operating at LVTTL logic levels and a backplane
operating at GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing
(<1 V), reduced input threshold levels, and OEC™ circuitry.
The user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred
higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative
of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or
GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V
tolerant. VREF is the reference input voltage for the B port. VCC (5 V) supplies the internal and GTL circuitry, while
VCC (3.3 V) supplies the LVTTL output buffers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA)
inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low,
the A data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data
is stored in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the
outputs are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is
similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CEBA.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown
resistors with the bus-hold circuitry is not recommended.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
产品属性
更多- 产品编号:
SN74GTL16616DLR
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 通用总线功能
- 系列:
74GTL
- 包装:
管件
- 逻辑类型:
通用总线收发器
- 电路数:
17 位
- 电流 - 输出高、低:
32mA,64mA
- 电压 - 供电:
3.15V ~ 3.45V
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
56-BSSOP(0.295",7.50mm 宽)
- 供应商器件封装:
56-SSOP
- 描述:
IC UNIV BUS TXRX 17BIT 56SSOP
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
2450+ |
NA |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
TI |
25+ |
SSOP56 |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
SN74GTL16616DLR |
25+ |
1000 |
1000 |
询价 | |||
TI |
23+ |
SSOP |
3200 |
正规渠道,只有原装! |
询价 | ||
TI/德州仪器 |
25+ |
SSOP-56 |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI |
24+ |
SSOP56 |
852 |
询价 | |||
TI/德州仪器 |
24+ |
SSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
23+ |
SSOP |
5000 |
全新原装,支持实单,非诚勿扰 |
询价 | ||
TI |
23+ |
SSOP |
3200 |
公司只做原装,可来电咨询 |
询价 |

