首页>QL2009-2PF144C>规格书详情
QL2009-2PF144C中文资料ETC数据手册PDF规格书
QL2009-2PF144C规格书详情
[QuickLogic]
PRODUCT SUMMARY
The QL2009 is a 9,000 usable ASIC gate,16,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 9,000 usable ASIC gates, 16,000 usable PLD gates, 225 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 225 I/O Pins
- 217 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
QUICKLOGIC |
22+ |
QFP208 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
QUICKLOGIC |
25+ |
QFP208 |
54658 |
百分百原装现货 实单必成 |
询价 | ||
QUKLOG |
24+ |
NA/ |
4770 |
原厂直销,现货供应,账期支持! |
询价 | ||
QUICKLOGIC |
24+ |
QFP208 |
8540 |
只做原装正品现货或订货假一赔十! |
询价 | ||
QUICKLOGIC |
QFP-208 |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
QUICKLOGIC |
25+ |
QFP-208 |
4500 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
QUICKLOGIC |
25+ |
QFP208 |
1000 |
全新原装正品支持含税 |
询价 | ||
QUICK |
22+ |
QFP-208 |
3000 |
原装正品,支持实单 |
询价 | ||
QFP |
450 |
正品原装--自家现货-实单可谈 |
询价 | ||||
QUICKLOGIC |
23+ |
QFP208 |
66600 |
专业芯片配单原装正品假一罚十 |
询价 |


