首页>LMK5C33216RGCR.B>规格书详情

LMK5C33216RGCR.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

LMK5C33216RGCR.B

功能描述

LMK5C33216 Ultra-Low Jitter Clock Synchronizer with JESD204B for Wireless Communications with BAW

文件大小

3.77176 Mbytes

页面数量

94

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-2 11:16:00

人工找货

LMK5C33216RGCR.B价格和库存,欢迎联系客服免费人工找货

LMK5C33216RGCR.B规格书详情

1 Features

• BAW APLL with 40 fs RMS jitter at 491.52 MHz

• Three high-performance digital phase locked loops

(DPLLs) with paired analog phase locked loops

(APLLs)

– Programmable DPLL loop bandwidth from 0.01

Hz to 4 kHz

– -116 dBc/Hz at 100 Hz offset at 122.88 MHz

DPLL TDC noise with ≥ 20 MHz TDC rate

• Two differential or single-ended DPLL inputs

– 1 Hz to 800 MHz differential

– Hitless switching with phase cancellation and/or

phase slew control

– Priority based reference selection

• 16 outputs with programmable format

– 1000 MHz LVPECL/LVDS/HSDS

– 3000 MHz CML on OUT4 and OUT6

– 200 MHz LVCMOS on OUT0 and OUT1

• Single 3.3-V supply with internal LDOs

• I2C or 3-wire/4-wire SPI interface

• Requires single XO/TCXO/OCXO

• 40-bit DPLL or APLL DCO, < 1 ppt

• Holdover with phase build out upon exit

• Zero delay mode with programmable delay

• User programmable EEPROM

• Supports 105 °C PCB temperature

2 Applications

• 4G and 5G Wireless Networks

• Base Band Unit (BBU)

• Active Antenna Unit (AAU)

• Remote Radio Unit (RRU)

• Network Switch (5G HUB)

• Small Cell

3 Description

The LMK5C33216 is a high-performance network

clock generator, synchronizer, and jitter attenuator

with advanced reference clock selection and

hitless switching capabilities designed to meet

the stringent requirements of communications

infrastructure applications.

The LMK5C33216 integrates 3 DPLLs with

programmable loop bandwidth and no external loop

filters, maximizing flexibility and ease of use. Each

DPLL phase locks a paired APLL to a DPLL reference

input. The APLL reference determines the long term

frequency accuracy.

The 3 APLLs may operate independent of their paired

DPLL and be cascaded from another APLL to provide

programmable frequency translation. APLL3 features

ultra high performance PLL with TI's proprietary

Bulk Acoustic Wave (BAW) VCBO technology and

can generate output clocks with 40-fs RMS jitter

independent of the jitter and frequency of the XO and

reference inputs. APLL1 and APLL2 provide options

for additional frequency domains.

The device is fully programmable through I2C or SPI

interface. The onboard EEPROM can be used to

customize system start-up clocks.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
VQFN64
1652
原装现货,免费供样,技术支持,原厂对接
询价
TI
23+
QFM-6
3200
正规渠道,只有原装!
询价
TI
22+
9000
原厂渠道,现货配单
询价
TI/德州仪器
24+
QFM-6
1500
只供应原装正品 欢迎询价
询价
TI
23+
QFM-6
3200
公司只做原装,可来电咨询
询价
Texas Instruments
24+
6-QFM(7x5)
56200
一级代理/放心采购
询价
22+
5000
询价
TI
24+
con
35960
查现货到京北通宇商城
询价
TI
23+
N/A
560
原厂原装
询价
TI
2511
QFM-6
3200
电子元器件采购降本 30%!原厂直采,砍掉中间差价
询价