首页>LMK05028RGCT.B>规格书详情
LMK05028RGCT.B中文资料德州仪器数据手册PDF规格书
LMK05028RGCT.B规格书详情
1 Features
• Two Independent PLL Channels Featuring:
– Jitter: 150fs RMS for Outputs ≥ 100MHz
– Phase Noise: –112dBc/Hz at 100Hz Offset for
122.88MHz
– Hitless Switching: 50ps Phase Transient With
Phase Cancellation
– Programmable Loop Bandwidth With Fastlock
– Standards-Compliant Synchronization and
Holdover Using a Low-Cost TCXO/OCXO
– Any Input to Any Output Frequency Translation
• Four Reference Clock Inputs
– Priority-Based Input Selection
– Digital Holdover on Loss of Reference
• Eight Clock Outputs With Programmable Drivers
– Up to Six Different Output Frequencies
– AC-LVDS, AC-CML, AC-LVPECL, HCSL, and
1.8V or 2.5V LVCMOS Output Formats
• EEPROM/ROM for Custom Clocks on Power-Up
• Flexible Configuration Options
– Up to 750MHz on Input and Output
– XO: 10MHz to 100MHz, TCXO: 10MHz to
54MHz
– DCO Mode: < 1ppt/Step for Fine Frequency
and Phase Steering (IEEE 1588 Slave)
– Zero Delay for Deterministic Phase Offset
– Robust Clock Monitoring and Status
– I2C or SPI Interface
• Excellent Power Supply Noise Rejection (PSNR)
• 3.3V Supply With 1.8V, 2.5V, or 3.3V Outputs
• Industrial Temperature Range: –40°C to +85°C
2 Applications
• SyncE (G.8262), SONET/SDH (Stratum 3/3E,
G.813, GR-1244, GR-253), IEEE 1588 PTP Slave
Clock, or Optical Transport Network (G.709)
• Wired networking
– Inter/Intra DC interconnect
– Timing card, line card
• Data center and enterprise computing
• Broadband fixed line access
• Industrial
– Test and measurement
– Medical imaging
• Jitter and Wander Attenuation, Precise Frequency
Translation, and Low-Jitter Clock Generation for
FPGA, DSP, ASIC, and CPU Devices
3 Description
The LMK05028 is a high-performance network
synchronizer clock device that provides jitter cleaning,
clock generation, advanced clock monitoring, and
good hitless switching performance to meet the
stringent timing requirements of communications
infrastructure and industrial applications. The low jitter
and high PSNR of the device reduce bit error rates
(BER) in high-speed serial links.
The device has two PLL channels and generates up
to eight output clocks with 150-fs RMS jitter. Each PLL
domain can select from any four reference inputs to
synchronize the outputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
N/A |
6000 |
原厂原装,价格优势,欢迎洽谈! |
询价 | ||
TI(德州仪器) |
2526+ |
Original |
50000 |
只做原装优势现货库存,渠道可追溯 |
询价 | ||
TI(德州仪器) |
23+ |
- |
13650 |
公司只做原装正品,假一赔十 |
询价 | ||
TI(德州仪器) |
2450+ |
SMD |
9850 |
只做原装正品代理渠道!假一赔三! |
询价 | ||
TI(德州仪器) |
24+ |
- |
6000 |
全新原厂原装正品现货,低价出售,实单可谈 |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI(德州仪器) |
2021+ |
8000 |
原装现货,欢迎询价 |
询价 | |||
TI |
23+ |
VQFN-48 |
9300 |
原装现货 支持实单 |
询价 | ||
TI(德州仪器) |
VQFN-48(7x7) |
原装元器件供应配套服务商 |
12580 |
询价 | |||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 |


