首页>K4H511638C-TLB0>规格书详情
K4H511638C-TLB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H511638C-TLA2
- K4H511638C-TCB0
- K4H511638B-TLA0
- K4H511638C-TCA2
- K4H511638C-TLA0
- K4H511638B-TLB0
- K4H511638C-TCA0
- K4H511638B-TLA2
- K4H511638B-UC/LCC
- K4H511638B-UC/LB3
- K4H511638B-ZC/LCC
- K4H511638B-ZC/LA2
- K4H511638B-UC/LB0
- K4H511638B-UC/LA2
- K4H511638B-ZC/LB3
- K4H511638B-ZC/LB0
- K4H511638B-TCSLASHLCC
- K4H511638B-UCSLASHLA2
K4H511638C-TLB0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H511638C-TLB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG(三星) |
24+ |
NA/ |
8735 |
原厂直销,现货供应,账期支持! |
询价 | ||
SAMSUNG/三星 |
22+ |
TSSOP66 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
SAMSUNG/三星 |
25+ |
TSSOP66 |
54658 |
百分百原装现货 实单必成 |
询价 | ||
SAMSUNG |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
SAMSUNG/三星 |
25+ |
TSSOP |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
SAMSUNG |
1738+ |
TSOP54 |
8529 |
科恒伟业!只做原装正品,假一赔十! |
询价 | ||
SAMSUNG |
22+ |
TSSOP |
8000 |
原装正品支持实单 |
询价 | ||
24+ |
TSSOP |
265 |
询价 | ||||
SAMSUNG/三星 |
24+ |
TSSOP66 |
11250 |
原装现货假一赔十 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 |