首页 >DS90CF388>规格书列表

零件型号下载 订购功能描述制造商 上传企业LOGO

DS90CF388

+3.3V 双像素 LVDS 显示接口 (LDI)-SVGA/QXGA 接收器; • Complies with OpenLDI Specification for Digital Display Interfaces\n• 32.5 to 112/170MHz Clock Support for DS90C387, 40 to 112MHz Clock Support for DS90CF388\n• Supports SVGA through QXGA Panel Resolutions\n• Drives Long, Low Cost Cables\n• Up to 5.38Gbps Bandwidth\n• Pre-Emphasis Reduces Cable Loading Effects\n• DC Balance Data Transmission Provided by Transmitter Reduces ISI Distortion\n• Cable Deskew of +/−1 LVDS Data Bit Time (up to 80 MHz Clock Rate) of Pair-to-Pair Skew at Receiver Inputs; Intra-Pair Skew Tolerance of 300ps\n• Dual Pixel Architecture Supports Interface to GUI and Timing Controller; Optional Single Pixel Transmitter Inputs Support Single Pixel GUI Interface\n• Transmitter Rejects Cycle-to-Cycle Jitter\n• 5V Tolerant on Data and Control Input Pins\n• Programmable Transmitter Data and Control Strobe Select (Rising or Falling Edge Strobe)\n• Backward Compatible Configuration Select with FPD-Link\n• Optional Second LVDS Clock for Backward Compatibility w/ FPD-Link\n• Support for Two Additional User-Defined Control Signals in DC Balanced Mode\n• Compatible with ANSI/TIA/EIA-644-1995 LVDS Standard;

The DS90C387/DS90CF388 transmitter/receiver pair is designed to support dual pixel data transmission between Host and Flat Panel Display up to QXGA resolutions. The transmitter converts 48 bits (Dual Pixel 24-bit color) of CMOS/TTL data into 8 LVDS (Low Voltage Differential Signalling) data streams. Control signals (VSYNC, HSYNC, DE and two user-defined signals) are sent during blanking intervals. At a maximum dual pixel rate of 112MHz, LVDS data line speed is 672Mbps, providing a total throughput of 5.38Gbps (672 Megabytes per second). Two other modes are also supported. 24-bit color data (single pixel) can be clocked into the transmitter at a maximum rate of 170MHz. In this mode, the transmitter provides single-to-dual pixel conversion, and the output LVDS clock rate is 85MHz maximum. The third mode provides inter-operability with FPD-Link devices. The LDI chipset is improved over prior generations of FPD-Link devices and offers higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum pixel clock rate is increased to 112 (170) MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-Symbol Interference). With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. A cable deskew capability has been added to deskew long cables of pair-to-pair skew of up to +/−1 LVDS data bit time (up to 80 MHz Clock Rate). These three enhancements allow cables 5+ meters in length to be driven. This chipset is an ideal means to solve EMI and cable size problems for high-resolution flat panel applications. It provides a reliable interface based on LVDS technology that delivers the bandwidth needed for high-resolution panels while maximizing bit times, and keeping clock rates low to reduce EMI and shielding requirements. For more details, please refer to .

TITexas Instruments

德州仪器美国德州仪器公司

DS90CF388

Dual Pixel LVDS Display Interface (LDI)-SVGA/QXGA

NSCNational Semiconductor (TI)

美国国家半导体美国国家半导体公司

DS90CF388

Dual Pixel LVDS Display Interface (LDI)=SVGA/QXGA

NSCNational Semiconductor (TI)

美国国家半导体美国国家半导体公司

DS90CF388A

双像素 LVDS 显示接口/ FPD 链接接收器; • Supports SVGA through QXGA panel resolutions\n• 32.5 to 112/170MHz clock support\n• Drives long, low cost cables\n• Up to 5.7 Gbps bandwidth\n• Pre-emphasis reduces cable loading effects\n• Dual pixel architecture supports interface to GUI and timing controller; optional single pixel transmitter inputs support single pixel GUI interface\n• Transmitter rejects cycle-to-cycle jitter\n• 5V tolerant on data and control input pins\n• Programmable transmitter data and control strobe select (rising or falling edge strobe)\n• Backward compatible with FPD-Link\n• Compatible with ANSI/TIA/EIA-644-1995 LVDS Standard\n TRI-STATE® is a registered trademark of National Semiconductor Corporation.;

The DS90C387A/DS90CF388A transmitter/receiver pair is designed to support dual pixel data transmission between Host and Flat Panel Display up to QXGA resolutions. The transmitter converts 48 bits (Dual Pixel 24-bit color) of CMOS/TTL data and 3 control bits into 8 LVDS (Low Voltage Differential Signalling) data streams. At a maximum dual pixel rate of 112MHz, LVDS data line speed is 784Mbps, providing a total throughput of 5.7Gbps (714 Megabytes per second). \n The LDI chipset is improved over prior generations of FPD-Link devices and offers higher bandwidth support and longer cable drive. To increase bandwidth, the maximum pixel clock rate is increased to 112 MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. \n The DS90C387A transmitter provides a second LVDS output clock. Both LVDS clocks are identical. This feature supports backward compatibility with the previous generation of FPD-Link Receivers - the second clock allows the transmitter to interface to panels using a 'dual pixel' configuration of two 24-bit or 18-bit FPD-Link receivers.\n This chipset is an ideal means to solve EMI and cable size problems for high-resolution flat panel applications. It provides a reliable interface based on LVDS technology that delivers the bandwidth needed for high-resolution panels while maximizing bit times, and keeping clock rates low to reduce EMI and shielding requirements. For more details, please refer to the \"Applications Information\" section of this datasheet.\n \n

TITexas Instruments

德州仪器美国德州仪器公司

DS90CF388A

Dual Pixel LVDS Display Interface / FPD-Link

NSCNational Semiconductor (TI)

美国国家半导体美国国家半导体公司

DS90CF388A

Dual Pixel LVDS Display Interface / FPD-Link

TI1Texas Instruments

德州仪器美国德州仪器公司

DS90CF388AVJD

Dual Pixel LVDS Display Interface / FPD-Link

NSCNational Semiconductor (TI)

美国国家半导体美国国家半导体公司

DS90CF388AVJD/NOPB

Dual Pixel LVDS Display Interface / FPD-Link

TI1Texas Instruments

德州仪器美国德州仪器公司

DS90CF388AVJDSLASHNOPB

Dual Pixel LVDS Display Interface / FPD-Link

TI1Texas Instruments

德州仪器美国德州仪器公司

DS90CF388VJD

Dual Pixel LVDS Display Interface (LDI)-SVGA/QXGA

NSCNational Semiconductor (TI)

美国国家半导体美国国家半导体公司

技术参数

  • Color depth(bpp):

    24

  • Pixel clock min(MHz):

    32.5

  • Pixel clock(Max)(MHz):

    170

  • Input compatibility:

    FPD-Link LVDS

  • Output compatibility:

    CMOSTTL

  • Features:

    Supports SVGA through QXGA Panel ResolutionsDual Pixel Architecture

  • Signal conditioning:

    Pre-emphasisCable Deskew Function

  • EMI reduction:

    LVDS

  • Total throughput(Mbps):

    5700

  • Rating:

    Catalog

  • Operating temperature range(C):

    -10 to 70

  • Package Group:

    TQFP

  • Package size:

    mm2

供应商型号品牌批号封装库存备注价格
NS
09+
QFP
6000
原装正品现货
询价
TI
24+
TQFP|100
70230
免费送样原盒原包现货一手渠道联系
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
NS
23+
TQFP-100
9823
询价
NS
2015+
SOP/DIP
19889
一级代理原装现货,特价热卖!
询价
DALLAS
15+
QFP
11560
全新原装,现货库存,长期供应
询价
NS
24+
QFP
1068
原装现货假一罚十
询价
国半
23+
QFP100
2800
绝对全新原装!现货!特价!请放心订购!
询价
NS
25+
QFP100
2913
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
询价
NSC
24+
TQFP100
5645
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
更多DS90CF388供应商 更新时间2025-7-31 9:30:00