首页>CY7C1315JV18-250BZXC>规格书详情
CY7C1315JV18-250BZXC中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1315CV18-300BZXC
- CY7C1315CV18-278BZC
- CY7C1315CV18-250BZXC
- CY7C1315CV18-300BZI
- CY7C1315CV18-250BZI
- CY7C1315CV18-250BZXI
- CY7C1315CV18-167BZC
- CY7C1315CV18-167BZXI
- CY7C1315CV18-167BZI
- CY7C1315CV18-300BZC
- CY7C1315CV18-278BZXC
- CY7C1315CV18-200BZXC
- CY7C1315CV18-200BZXI
- CY7C1315CV18-300BZXI
- CY7C1315CV18-278BZI
- CY7C1315CV18-250BZC
- CY7C1315CV18-200BZC
- CY7C1315JV18-250BZI
CY7C1315JV18-250BZXC规格书详情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
特性 Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
CYPRESS(赛普拉斯) |
24+ |
LBGA165 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
CYPRESS |
1219 |
BGA |
20 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
CYPRES |
23+ |
NA |
1014 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
询价 | ||
CYP |
24+ |
N/A |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
Cypress |
18+ |
BGA |
85600 |
保证进口原装可开17%增值税发票 |
询价 | ||
CYPRESS |
22+ |
BGA |
8000 |
原装正品支持实单 |
询价 | ||
Cypress(赛普拉斯) |
21+ |
BGA |
30000 |
只做原装,质量保证 |
询价 | ||
Cypress |
23+ |
165-FBGA(13x15) |
1389 |
专业分销产品!原装正品!价格优势! |
询价 | ||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
Cypress(赛普拉斯) |
23+ |
标准封装 |
6000 |
正规渠道,只有原装! |
询价 |


