CDC2509C集成电路(IC)的时钟发生器PLL频率合成器规格书PDF中文资料

厂商型号 |
CDC2509C |
参数属性 | CDC2509C 封装/外壳为24-TSSOP(0.173",4.40mm 宽);包装为管件;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLK-DRVR 24-TSSOP |
功能描述 | 3.3-V PHASE-LOCK LOOP CLOCK DRIVER |
封装外壳 | 24-TSSOP(0.173",4.40mm 宽) |
文件大小 |
539.98 Kbytes |
页面数量 |
18 页 |
生产厂商 | Texas Instruments |
企业简称 |
TI2【德州仪器】 |
中文名称 | 美国德州仪器公司官网 |
原厂标识 | TI2 |
数据手册 | |
更新时间 | 2025-8-3 15:48:00 |
人工找货 | CDC2509C价格和库存,欢迎联系客服免费人工找货 |
CDC2509C规格书详情
CDC2509C属于集成电路(IC)的时钟发生器PLL频率合成器。由美国德州仪器公司制造生产的CDC2509C时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。
Use CDCVF2509A as a Replacement for
this Device
Designed to Meet PC SDRAM Registered
DIMM Design Support Document Rev. 1.2
Spread Spectrum Clock Compatible
Operating Frequency 25 MHz to 125 MHz
Static tPhase Error Distribution at 66MHz to
100 MHz is ±150 ps
Drop-In Replacement for TI CDC2509A With
Enhanced Performance
Jitter (cyc − cyc) at 66 MHz to 100 MHz is
|100 ps|
Available in Plastic 24-Pin TSSOP
Phase-Lock Loop Clock Distribution for
Synchronous DRAM Applications
Distributes One Clock Input to One Bank of
Five and One Bank of Four Outputs
Separate Output Enable for Each Output
Bank
External Feedback (FBIN) Terminal Is Used
to Synchronize the Outputs to the Clock
Input
On-Chip Series Damping Resistors
No External RC Network Required
Operates at 3.3 V
description
The CDC2509C is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL
to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CDC2509C operates at 3.3 V VCC. It also
provides integrated series-damping resistors that make it ideal for driving point-to-point loads.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output
signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled
or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in
phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CDC2509C does not require external RC networks. The loop filter
for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC2509C requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required, following power up and application
of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback
signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.
The CDC2509C is characterized for operation from 0°C to 85°C.
产品属性
更多- 产品编号:
CDC2509CPWG4
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 时钟发生器,PLL,频率合成器
- 包装:
管件
- 类型:
PLL 时钟驱动器
- PLL:
带旁路
- 输入:
LVTTL
- 输出:
LVTTL
- 比率 - 输入:
1:9
- 差分 - 输入:
无/无
- 频率 - 最大值:
125MHz
- 分频器/倍频器:
无/无
- 电压 - 供电:
3V ~ 3.6V
- 工作温度:
0°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
24-TSSOP(0.173",4.40mm 宽)
- 供应商器件封装:
24-TSSOP
- 描述:
IC 3.3V PLL CLK-DRVR 24-TSSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
21+ |
TSSOP |
12588 |
原装正品,自己库存 |
询价 | ||
TI |
23+ |
TSSOP |
5000 |
原装正品,假一罚十 |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP-24 |
16200 |
原装正品 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP-24 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI |
1716+ |
TSSOP-24 |
7500 |
只做原装进口,假一罚十 |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP |
8000 |
原装正品支持实单 |
询价 | ||
TMS |
2447 |
SOIC |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
Texas Instruments(德州仪器) |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
TI |
16+ |
TSSOP |
10000 |
原装正品 |
询价 | ||
TI/德州仪器 |
2023+ |
TSSOP24 |
1640 |
十五年行业诚信经营,专注全新正品 |
询价 |