首页>CD74AC112M96.A>规格书详情
CD74AC112M96.A中文资料德州仪器数据手册PDF规格书
CD74AC112M96.A规格书详情
AC Types Feature 1.5-V to 5.5-V Operation
and Balanced Noise Immunity at 30% of the
Supply Voltage
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
询价 | |||
N/A |
23+ |
SMDDIP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
24+ |
N/A |
51000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
TI |
2025+ |
SOIC-16 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
23+ |
DIP-16 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI |
24+ |
SOIC16 |
160 |
询价 | |||
TI |
22+ |
16SOIC |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI/德州仪器 |
24+ |
DIP-16 |
1150 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
16+ |
原厂封装 |
10000 |
全新原装正品,代理优势渠道供应,欢迎来电咨询 |
询价 | ||
Texas Instruments |
24+ |
16-SOIC(0.154 |
56300 |
询价 |