首页>74SSTUB32868ZRHR>规格书详情
74SSTUB32868ZRHR集成电路(IC)的专用逻辑器件规格书PDF中文资料

| 厂商型号 |
74SSTUB32868ZRHR |
| 参数属性 | 74SSTUB32868ZRHR 封装/外壳为176-TFBGA;包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的专用逻辑器件;产品描述:IC CONFIG REG BUFF 28BIT 176-BGA |
| 功能描述 | 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST |
| 丝印标识 | |
| 封装外壳 | NFBGA / 176-TFBGA |
| 文件大小 |
533.08 Kbytes |
| 页面数量 |
25 页 |
| 生产厂商 | TI |
| 中文名称 | 德州仪器 |
| 网址 | |
| 数据手册 | |
| 更新时间 | 2025-11-2 23:00:00 |
| 人工找货 | 74SSTUB32868ZRHR价格和库存,欢迎联系客服免费人工找货 |
74SSTUB32868ZRHR规格书详情
74SSTUB32868ZRHR属于集成电路(IC)的专用逻辑器件。由德州仪器制造生产的74SSTUB32868ZRHR专用逻辑器件专用逻辑 IC 设计提供应用特定的逻辑输出类型,例如 BCD 速率倍增、可寻址扫描端口、总线终端阵列、CML 驱动器、比较器、ABT 扫描测试、二进制全加法器、互补对加逆变器、可配置缓冲器、触点颤动消除器、晶体振荡器、延迟元件、差分接收器、LVTTL 到 GTLP 收发器、存储器解码器、电源良好检测器和分频器。
1FEATURES
2· Member of the Texas Instruments
Widebus+ ™Family
· Pinout Optimizes DDR2 DIMM PCB Layout
· 1-to-2 Outputs Supports Stacked DDR2 DIMMs
· One Device Per DIMM Required
· Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power
Consumption
· Output Edge-Control Circuitry Minimizes
Switching Noise in an Unterminated Line
· Supports SSTL_18 Data Inputs
· Differential Clock (CLK and CLK) Inputs
· Supports LVCMOS Switching Levels on the
Chip-Select Gate-Enable, Control, and RESET
Inputs
· Checks Parity on DIMM-Independent Data
Inputs
· Supports Industrial Temperature Range
(-40°C to 85°C)
· RESET Input Disables Differential Input
Receivers, Resets All Registers, and Forces
All Outputs Low, Except QERR
APPLICATIONS
· DDR2 registered DIMM
DESCRIPTION
This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. One device per DIMM
is required to drive up to 18 SDRAM loads or two devices per DIMM are required to drive up to 36 SDRAM
loads.
All inputs are SSTL_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs,
which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet
SSTL_18 specifications, except the open-drain error (QERR) output.
The 74SSTUB32868 operates from a differential clock (CLK and CLK). Data are registered at the crossing of
CLK going high and CLK going low.
The 74SSTUB32868 accepts a parity bit from the memory controller on the parity bit (PAR_IN) input, compares it
with the data received on the DIMM-independent D-inputs (D1−D5, D7, D9−D12, D17−D28 when C = 0; or
D1−D12, D17−D20, D22, D24−D28 when C = 1) and indicates whether a parity error has occurred on the
open-drain QERR pin (active low). The convention is even parity, i.e., valid parity is defined as an even number
of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all
DIMM-independent D-inputs must be tied to a known logic state.
The 74SSTUB32868 includes a parity checking function. Parity, which arrives one cycle after the data input to
which it applies, is checked on the PAR_IN input of the device. Two clock cycles after the data are registered,
the corresponding QERR signal is generated.
产品属性
更多- 产品编号:
74SSTUB32868ZRHR
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 专用逻辑器件
- 系列:
74SSTUB
- 包装:
卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带
- 逻辑类型:
1:2 可配置寄存缓冲器,带奇偶位
- 供电电压:
1.7V ~ 1.9V
- 位数:
28
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
176-TFBGA
- 供应商器件封装:
176-NFBGA(6x15)
- 描述:
IC CONFIG REG BUFF 28BIT 176-BGA
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
NFBGA176(6x15) |
1612 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
4250 |
原装现货,当天可交货,原型号开票 |
询价 | ||
TI |
24+ |
BGA-176 |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
TI/德州仪器 |
22+ |
BGA-176 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI/德州仪器 |
2450+ |
NFBGA(ZRH)176 |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
TI |
23+ |
BGA-176 |
3200 |
正规渠道,只有原装! |
询价 | ||
TI/德州仪器 |
25+ |
NFBGA-176 |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI |
23+ |
BGA-176 |
6000 |
原装正品,假一罚十 |
询价 | ||
TI/德州仪器 |
22+ |
BGA-176 |
16200 |
原装正品 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 |

