74HCT75D中文资料飞利浦数据手册PDF规格书
74HCT75D规格书详情
General description
The 74HC75 is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The 74HC75 is specified in compliance with JEDEC standard no. 7A.
The 74HC75 has four bistable latches. The two latches are simultaneously controlled by one of two active HIGH enable inputs (LE12 and LE34). When LEnn is HIGH, the data enters the latches and appears at the nQ outputs. The nQ outputs follow the data inputs (nD) as long as LEnn is HIGH (transparent). The data on the nD inputs one set-up time prior to the HIGH-to-LOW transition of the LEnn will be stored in the latches. The latched outputs remain stable as long as the LEnn is LOW.
特性 Features
■ Complementary Q and Q outputs
■ VCC and GND on the center pins
■ Low-power dissipation
■ Complies with JEDEC standard no. 7A
■ ESD protection:
◆ HBM EIA/JESD22-A114-B exceeds 2000 V
◆ MM EIA/JESD22-A115-A exceeds 200 V.
■ Multiple package options
■ Specified from −40 °C to +80 °C and from −40 °C to +125 °C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
24+ |
NA/ |
2360 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
PHI |
25+ |
DIP |
65428 |
百分百原装现货 实单必成 |
询价 | ||
PHI |
21+ |
SOP16 |
10000 |
原装现货假一赔十 |
询价 | ||
PHI |
1815+ |
SOP16 |
6528 |
只做原装正品现货!或订货,假一赔十! |
询价 | ||
PHI |
2024 |
SOP16 |
13500 |
16余年资质 绝对原盒原盘代理渠道 更多数量 |
询价 | ||
PHI |
2023+ |
DIP |
50000 |
原装现货 |
询价 | ||
PHI |
25+23+ |
DIP |
37400 |
绝对原装正品全新进口深圳现货 |
询价 | ||
PHI |
25+ |
SOP(3.9) |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
PHI |
94 |
DIP |
25 |
原装现货海量库存欢迎咨询 |
询价 | ||
PHI |
24+ |
DIP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 |