首页 >74HC4024D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC4024D

7-stage binary ripple counter

GENERAL DESCRIPTION The 74HC/HCT4024 are high-speed Si-gate CMOS devices and are pin compatible with the “4024” of the “4000B” series. They are specified in compliance with JEDEC standard no. 7A. FEATURES • Output capability: standard • ICC category: MSI

文件:99.41 Kbytes 页数:18 Pages

PHI

飞利浦

PHI

74HC4024D

7-stage binary ripple counter

1. General description The 74HC4024 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition of CP. A HIGH on MR clears all counter stag

文件:218.94 Kbytes 页数:13 Pages

NEXPERIA

安世

74HC4024DB

7-stage binary ripple counter

GENERAL DESCRIPTION The 74HC/HCT4024 are high-speed Si-gate CMOS devices and are pin compatible with the “4024” of the “4000B” series. They are specified in compliance with JEDEC standard no. 7A. FEATURES • Output capability: standard • ICC category: MSI

文件:99.41 Kbytes 页数:18 Pages

PHI

飞利浦

PHI

74HC4024D-Q100

7-stage binary ripple counter

General description The 74HC4024-Q100 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition of CP. A HIGH on MR clears all counter stag

文件:219.1 Kbytes 页数:13 Pages

NEXPERIA

安世

74HC4024D

7-stage binary ripple counter

The 74HC4024 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition of CP. A HIGH on MR clears all counter stages and forces all outputs LO • Low-power dissipation\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 ℃ to +80 ℃ and from -40 ℃ to +125 ℃;

Nexperia

安世

74HC4024D-Q100

7-stage binary ripple counter

The 74HC4024-Q100 is a 7‑stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH‑to‑LOW transition of CP. A HIGH on MR clears all counter stages and forces all outpu • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40°C to +85°C and from -40°C to +125°C\n\n• Low power dissipation\n• Complies with JEDEC standard no. 7A\n• ESD protection:• MIL-STD-883, method 3015 exceeds 2000V\n• HBM JESD22-A114F exceeds 2000V\n• MM JESD22;

Nexperia

安世

74HC4024D,652

Package:14-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 计数器,除法器 描述:IC COUNTER 7STAGE BINARY 14SOIC

Nexperia USA Inc.

Nexperia USA Inc.

74HC4024D,653

Package:14-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 计数器,除法器 描述:IC 7STAGE BINARY RIPPLE 14SOIC

Nexperia USA Inc.

Nexperia USA Inc.

74HC4024D-Q100J

Package:14-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 计数器,除法器 描述:IC COUNTER 7STAGE BINARY 14SOIC

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    2.0 - 6.0

  • Output drive capability (mA):

    ± 5.2

  • Logic switching levels:

    CMOS

  • tpd (ns):

    14

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    66

  • Ψth(j-top) (K/W):

    1.0

  • Rth(j-c) (K/W):

    23

  • Package name:

    SO14

供应商型号品牌批号封装库存备注价格
恩XP
24+
标准封装
9548
全新原装正品/价格优惠/质量保障
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
恩XP
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
PHI
06+
原厂原装
8297
只做全新原装真实现货供应
询价
PHI
24+
SOP14
2820
询价
恩XP
24+
N/A
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
恩XP
23+
SOP3.9mm
5000
原装正品,假一罚十
询价
PHI
24+/25+
1400
原装正品现货库存价优
询价
PHI
24+
SOP14
3500
原装现货,可开13%税票
询价
PHL
17+
SOP
6200
100%原装正品现货
询价
更多74HC4024D供应商 更新时间2025-11-20 15:23:00