首页>ICS813078I>规格书详情
ICS813078I中文资料PDF规格书
ICS813078I规格书详情
General Description
The ICS813078I is a member of the HiperClocks family of high
performance clock solutions from IDT. The ICS813078I a PLL
based synchronous clock solution that is optimized for wireless
infrastructure equipment where frequency translation and jitter
attenuation is needed.
The device contains two internal PLL stages that are cascaded in
series. The first PLL stage attenuates the reference clock jitter by
using an internal or external VCXO circuit. The internal VCXO
requires the connection of an external inexpensive pullable crystal
(XTAL) to the ICS813078I. This first PLL stage (VCXO PLL) uses
external passive loop filter components which are used to
optimize the PLL loop bandwidth and damping characteristics for
the given application. The output of the first stage VCXO PLL is a
stable and jitter-tolerant 30.72MHz reference input for the second
PLL stage. The second PLL stage provides frequency translation
by multiplying the output of the first stage up to 491.52MHz or
614.4MHz. The low phase noise characteristics of the VCXO-PLL
clock signal is maintained by the internal FemtoClock™ PLL,
which requires no external components or complex programming.
Two independently configurable frequency dividers translate the
internal VCO signal to the desired output frequencies. All
frequency translation ratios are set by device configuration pins.
Supported input reference clock frequencies:
10MHz, 12.8MHz, 15MHz, 15.36MHz, 20MHz, 30.72MHz,
61.44MHz, and 122.88MHz
Supported output clock frequencies:
30.72MHz, 38.4MHz, 61.44MHz, 76.8MHz, 122.88MHz,
153.6MHz, 245.76MHz, 491.52MHz, and 614.4MHz
Features
• Nine outputs, organized in three independent output banks with
differential LVPECL and single-ended outputs
• One differential input clock can accept the following differential
input levels: LVDS, LVPECL, LVHSTL
• One single-ended clock input
• Frequency generation optimized for wireless infrastructure
• Attenuates the phase jitter of the input clock signal by using
low-cost pullable fundamental mode crystal (XTAL)
• Internal Femtoclock frequency multiplier stage eliminates the
need for an expensive external high frequency VCXO
• LVCMOS levels for all control I/O
• RMS phase jitter @ 122.88MHz, using a 30.72MHz crystal
(12kHz to 20MHz): 1.1ps rms (typical)
• RMS phase jitter @ 61.44MHz, using a 30.72MHz crystal
(12kHz to 20MHz): 0.97ps rms (typical)
• VCXO PLL bandwidth can be optimized for jitter attenuation and
reference frequency tracking using external loop filter
components
• PLL fast-lock control
• PLL lock detect output
• Absolute pull range is +/-50 ppm
• Full 3.3V supply voltage
• -40°C to 85°C ambient operating temperature
• Available in lead-free (RoHS 6) package
• For replacement device use 8T49N285-dddNLGI
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
IDT |
21+ |
65200 |
询价 | ||||
IDT |
22+ |
QFN |
34137 |
只做原装进口现货 |
询价 | ||
IDT |
23+ |
NA |
19960 |
只做进口原装,终端工厂免费送样 |
询价 | ||
IDT |
12+ |
QFN |
280 |
全新原装,支持实单,假一罚十,德创芯微 |
询价 | ||
IDT |
2020+ |
QFN |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
IDT |
24+ |
NA |
58000 |
全新原厂原装正品现货,可提供技术支持、样品免费! |
询价 | ||
IDT |
14+ |
NA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
IDT |
TSSOP16 |
265209 |
假一罚十原包原标签常备现货! |
询价 | |||
2406+ |
1850 |
诚信经营!进口原装!量大价优! |
询价 | ||||
IDT |
23+ |
NA |
1053 |
原装正品代理渠道价格优势 |
询价 |