首页>813078I>规格书详情

813078I中文资料PDF规格书

813078I
厂商型号

813078I

功能描述

Femtoclocks™ VCXO-PLL Frequency Generator for Wireless Infrastructure Equipment

文件大小

773.45 Kbytes

页面数量

27

生产厂商 Renesas Electronics America
企业简称

RENESAS瑞萨

中文名称

瑞萨科技有限公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2024-6-10 14:02:00

813078I规格书详情

General Description

The ICS813078I is a member of the HiperClocks family of high

performance clock solutions from IDT. The ICS813078I a PLL

based synchronous clock solution that is optimized for wireless

infrastructure equipment where frequency translation and jitter

attenuation is needed.

The device contains two internal PLL stages that are cascaded in

series. The first PLL stage attenuates the reference clock jitter by

using an internal or external VCXO circuit. The internal VCXO

requires the connection of an external inexpensive pullable crystal

(XTAL) to the ICS813078I. This first PLL stage (VCXO PLL) uses

external passive loop filter components which are used to

optimize the PLL loop bandwidth and damping characteristics for

the given application. The output of the first stage VCXO PLL is a

stable and jitter-tolerant 30.72MHz reference input for the second

PLL stage. The second PLL stage provides frequency translation

by multiplying the output of the first stage up to 491.52MHz or

614.4MHz. The low phase noise characteristics of the VCXO-PLL

clock signal is maintained by the internal FemtoClock™ PLL,

which requires no external components or complex programming.

Two independently configurable frequency dividers translate the

internal VCO signal to the desired output frequencies. All

frequency translation ratios are set by device configuration pins.

Supported input reference clock frequencies:

10MHz, 12.8MHz, 15MHz, 15.36MHz, 20MHz, 30.72MHz,

61.44MHz, and 122.88MHz

Supported output clock frequencies:

30.72MHz, 38.4MHz, 61.44MHz, 76.8MHz, 122.88MHz,

153.6MHz, 245.76MHz, 491.52MHz, and 614.4MHz

Features

• Nine outputs, organized in three independent output banks with

differential LVPECL and single-ended outputs

• One differential input clock can accept the following differential

input levels: LVDS, LVPECL, LVHSTL

• One single-ended clock input

• Frequency generation optimized for wireless infrastructure

• Attenuates the phase jitter of the input clock signal by using

low-cost pullable fundamental mode crystal (XTAL)

• Internal Femtoclock frequency multiplier stage eliminates the

need for an expensive external high frequency VCXO

• LVCMOS levels for all control I/O

• RMS phase jitter @ 122.88MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 1.1ps rms (typical)

• RMS phase jitter @ 61.44MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 0.97ps rms (typical)

• VCXO PLL bandwidth can be optimized for jitter attenuation and

reference frequency tracking using external loop filter

components

• PLL fast-lock control

• PLL lock detect output

• Absolute pull range is +/-50 ppm

• Full 3.3V supply voltage

• -40°C to 85°C ambient operating temperature

• Available in lead-free (RoHS 6) package

• For replacement device use 8T49N285-dddNLGI

供应商 型号 品牌 批号 封装 库存 备注 价格
进口原装
23+
BGA
9980
价格优势、原装现货、客户至上。欢迎广大客户来电查询
询价
UTC
22+
BGA
3500
原装现货,可开13%税票
询价
UNAV
2020+
BGA
40000
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
UNAVMIC
22+
BGA
25000
原装现货,价格优惠,假一罚十
询价
UTC/友顺
2020+
SOT-23
100000
原装现货
询价
UNAVMIC
2023+
BGA
700000
柒号芯城跟原厂的距离只有0.07公分
询价
UNAVMIC
21+
BGA
50000
全新原装正品现货,支持订货
询价
UTC/友顺
19+
SOT-23 T/R
75000
授权代理,深圳现货,提供样品与技术支持
询价
UNAVMIC
2020+
BGA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
ADI/亚德诺
2021+
SOP-8
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价