首页>74HCT163-Q100>规格书详情

74HCT163-Q100中文资料PDF规格书

74HCT163-Q100
厂商型号

74HCT163-Q100

功能描述

Presettable synchronous 4-bit binary counter; synchronous reset

文件大小

292.9 Kbytes

页面数量

19

生产厂商 Nexperia B.V. All rights reserved
企业简称

NEXPERIA安世

中文名称

安世半导体(中国)有限公司官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-8 22:59:00

74HCT163-Q100规格书详情

1. General description

The 74HC163-Q100; 74HCT163-Q100 is a synchronous presettable binary counter with an internal

look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously

on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset

to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes

the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of

the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A

LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition

on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and

CEP. This synchronous reset feature enables the designer to modify the maximum count with

only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters.

Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal

count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration

approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded

stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface

inputs to voltages in excess of VCC.

The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock

frequency for the cascaded counters according to the following formula:

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100

(Grade 1) and is suitable for use in automotive applications.

2. Features and benefits

• Automotive product qualification in accordance with AEC-Q100 (Grade 1)

• Specified from -40 °C to +85 °C and from -40 °C to +125 °C

• Complies with JEDEC standard no. 7A

• Input levels:

• For 74HC163: CMOS level

• For 74HCT163: TTL level

• Synchronous counting and loading

• 2 count enable inputs for n-bit cascading

• Synchronous reset

• Positive-edge triggered clock

• ESD protection:

• MIL-STD-883, method 3015 exceeds 2000 V

• HBM JESD22-A114F exceeds 2000 V

• MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 Ω)

• Multiple package options

供应商 型号 品牌 批号 封装 库存 备注 价格
ST/意法
23+
NA/
3313
原装现货,当天可交货,原型号开票
询价
HAR
23+
NA
20000
全新原装假一赔十
询价
NXP/恩智浦
21+
TSSOP-20
8800
公司只做原装正品
询价
ST
20+
SMD
65300
一级代理/放心购买!
询价
ST
21+
SOP3.9
63
原装现货假一赔十
询价
ST
SOP14
608900
原包原标签100%进口原装常备现货!
询价
PHI
SOP
43
询价
ST
2018+
26976
代理原装现货/特价热卖!
询价
PHI
23+
SOP
8000
全新原装,现货热卖
询价
TOSHIBA/东芝
1846+
SOP
81
原装现货!随时可以看货!一片起卖!
询价